(C) 1999 IEEE. Reprinted from IEEE RFIC Symposium 1999.

This material is posted here with permission of the IEEE. Such permission of the IEEE does not in any way imply IEEE endorsement of any of NGST Velocium Products' products or services. Internal or personal use of this material is permitted. However, permission to reprint/republish this material for advertising or promotional purposes or for creating new collective works for resale or redistribution must be obtained from the IEEE by writing to pubs-permissions@ieee.org.

By choosing to view this document, you agree to all provisions of the copyright laws protecting it.

# HIGH RELIABILITY NON-HERMETIC 0.15 μm GaAs PSEUDOMORPHIC HEMT MMIC AMPLIFIERS

D. L. Leung, Y.C. Chou, C.S Wu, R. Kono, J. Scarpulla, R. Lai, M. Hoppe, and D.C. Streit TRW, Inc. Electronics Systems & Technology Division One Space Park Redondo Beach, CA 90278

## ABSTRACT

High reliability performance of a Ka-band lownoise MMIC amplifier fabricated using 0.15 µm production AlGaAs/InGaAs/GaAs HEMT process technology is reported. Operating at an accelerated DC bias condition of Vds=5.2V and Ids=250mA/mm, two-stage balanced amplifiers were lifetested at three-temperatures (T<sub>ambient</sub>=235°C, T<sub>ambient</sub>=250°C, and T<sub>ambient</sub>=265°C) in air ambient. Failure time for each temperature was determined using  $\Delta$ S21=-1.0 dB measured at room temperature as the failure criteria. The activation energy (Ea) is 1.6 eV, achieving a projected median-time-to-failure (MTF) of 7x10<sup>9</sup> hours at a 125°C junction temperature. This is the first report of 0.15 µm HEMT reliability based on S21 failure criteria of MMIC amplifiers under DC stress at high junction temperature in air ambient. This result demonstrates a robust HEMT technology immune to the stress effects of high electric field under high temperature operation suitable for non-hermetic commercial Kaband applications.

## **INTRODUCTION**

Recently, GaAs pseudomorphic HEMT MMIC excellent millimeter amplifiers with wave performance have been demonstrated to meet the needs of next generation commercial and military electronic systems [1-5]. A highly reliable GaAs pseudomorphic HEMT technology is necessary for both the space/defense and commercial markets. For space/defense applications, GaAs HEMT MMICs operate in a hermetic environment. However, to reduce the cost in commercial applications, operation of GaAs HEMT MMICs in a non-hermetic environment is desirable. Therefore, we have performed reliability evaluations of MMIC amplifiers in an air environment with excellent results. Previous published data has been on lower complexity discrete devices in nitrogen ambient [6-9].

## **PROCESS TECHNOLOGY**

TRW's standard 3" GaAs pseudomorphic HEMT production process utilizes semi-insulating substrates grown by solid source molecular beam epitaxy (MBE). The channel carriers are supplied by two silicon delta doping layers ( $4.7 \times 10^{12} \text{ cm}^{-2}$  and  $1.0 \times 10^{12} \text{ cm}^{-2}$ ). The epitaxial layers have a 2-dimensional electron gas (2-DEG) carrier density of  $3.56 \times 10^{12} \text{ cm}^{-2}$  and a Hall mobility of  $4,600 \text{ cm}^2/\text{V-s}$  at room temperature. While Al<sub>0.25</sub>Ga<sub>0.75</sub>As with a thickness of 500Å is used as the Schottky barrier layer, In<sub>0.22</sub>Ga<sub>0.78</sub>As with a thickness of 140 Å is used as the channel layer. A heavily-doped GaAs layer is used to facilitate the ohmic contact formation.

Ni/AuGe/Ag/Au and refractory Ti/Pt/Au are used for the drain & source ohmic metal and gate contact, respectively. A 0.15  $\mu$ m T-gate shown in Figure 1 was patterned by a two-layer resist PMMA, P(MMA-MAA) electron beam lithography system. The gate recess profile was controlled by a wet-etch process. After the gate definition, the device was fully passivated by 750 Å Si<sub>3</sub>N<sub>4</sub>.

Other key process features include 100 ohms/sq NiCr thin film resistors (TFR), 130 ohms/sq bulk resistors, 320 pF/mm<sup>2</sup> metal-insulator-metal (MIM) capacitors, spiral inductors, air-bridge cross-overs, backside ground vias and SiN passivation. All processed wafers are subjected to in-line screening that includes process control monitor (PCM) testing of passive and active elements, unbiased stabilization bake at 240°C for 48 hours, DC electrical and RF test, and visual inspection.



Fig.1: Cross section of a GaAs pseudomorphic HEMT.

#### STANDARD EVALUATION CIRCUIT

The 35BLNA MMIC was the standard evaluation circuit used to evaluate the non-hermetic reliability of the GaAs pseudomorphic HEMT process. The 35BLNA is a two-staged balanced amplifier operating in the frequency range of 30 - 40 GHz with a typical gain of 12 dB. It contains four PHEMTs with a total gate width of 400 µm. During lifetest, the 35BLNA PHEMTs were biased at Vd=5.0 V and Ids= 250 mA/mm and bulk drain resistors at 0.5 mA/µm. A micrograph of a 35BLNA MMIC is shown in Figure 2.

#### NON-HERMETIC RELIABILITY TESTING

Reliability evaluation of GaAs pseudomorphic HEMTs at TRW was determined by a threetemperature constant stress lifetest. Aging of discrete passive and active components is accelerated by the elevated temperatures under full DC bias. An Arrenhius model is used to predict the mean time to failure at the temperature of interest by extrapolation.

A total of 90 MMICs were randomly selected across 5 wafers from 2 standard TRW 3" production process lots. All the selected MMICs passed onwafer DC, RF (S-parameter and noise figure) and visual screening requirements. All parts were assembled and burned in at 150 °C for 48 hours in air ambient. The parts were biased at Vds=4.2V, Ids=150mA/mm during burn in.



Fig.2: Micrograph of a Ka band balanced amplifier operating over 30-40 GHz. Chip size is 2 mm x 3.375 mm.

The 35BLNA MMICs were stressed under DC bias @ Vds=5.2V, Ids=250mA/mm in air ambient for the step stress and each of the three lifetests. RF and DC tests were done at room temperature. S-parameters were measured with Vds=4.2V, Ids=150mA/mm from 30 to 40 GHz. The DC measurements included Gm, Ids, Ig, ideality factor and Schottky barrier height.

A step stress was first done to determine suitable temperatures for lifetesting. Ten 35BLNA MMICs were stressed at successively higher ambient temperatures in air ambient. The temperatures ranged from 150°C to 300°C and the stress duration was 48 hours for each temperature. Figure 3 shows the gain change in a typical MMIC after each step. The S21 change over the 30-40 GHz interval is small for each of the test intervals where T<sub>ambient</sub><275°C. However, degraded approximately 2.5-3 dB S21 after completion of the final 300°C step. The S21 change at  $T_{ambient}$ =300°C was correlated with the decrease of Schottky barrier height indicative of gate sinking. The change in Schottky barrier height is illustrated in figure 4. In region I, ( $T_{ambient} \leq 275^{\circ}C$ ), the Schottky barrier height shows no change. However, in region II ( $T_{ambient}=300^{\circ}C$ ), Schottky barrier height decreases from 0.75 eV to 0.55-0.66 eV, accompanied by Gmp degradation. This indicates that gate sinking induces

the degradation of microwave performance at  $T_{ambient}$ =300°C.

Based upon the step stress results, lifetest temperatures were chosen to be  $T_{ambient} = 235^{\circ}C$ ,  $250^{\circ}C$ , and  $265^{\circ}C$  for the three-temperature lifetest. The estimated junction temperature rise above ambient is approximately 90°C for the biasing conditions Vds=5.2V, Ids=250 mA/mm. This gives a remarkably high junction temperature of  $355^{\circ}C$  for the highest temperature. The failure criterion was a 1.0 dB degradation of S21 at 35 GHz.



Fig.3: Room temperature S21 characteristics of a Ka-band MMIC amplifiers subjected to step stress from 150°C to  $300^{\circ}$ C. S21 degradation was observed only at  $T_{ambient}$ = $300^{\circ}$ C.

#### RESULTS

The lifetest failures for each temperature exhibited a log-normal distribution with a temperature-independent log-standard deviation (sigma). The lifetest failure distribution is plotted on a log-normal scale shown in Fig.5. Measured sigma was approximately 0.3.

Figure 6 is an Arrhenius life-temperature plot based on the median failure time measured at each lifetest temperature. The junction temperature rise has been factored into Figure 6. The Arrhenius model projects a MTF of  $7x10^9$  hours at a junction temperature of  $125^{\circ}$ C with an activation energy (Ea) of 1.6 eV.



Fig.4: Correlation of Schottky barrier height and peak Gm. The S21 change at  $T_{ambient}$ =300°C was correlated with the decrease of Schottky barrier height indicative of gate sinking.



Fig.5: Lifetest failure distribution plotted on a log-normal scale. Ta is the ambient temperature.



Fig.6: Arrhenius plot for HEMT MMIC amplifiers stressed at Vds=5.2 V, Ids=250 mA/mm under Tj= $325^{\circ}$ C,  $340^{\circ}$ C, and  $355^{\circ}$ C. The projected median-time-to-failure (MTF) is  $7x10^{\circ}$  hours at Tj= $125^{\circ}$ C.

## CONCLUSION

A Ka-band 0.15  $\mu$ m GaAs pseudomorphic HEMT MMIC fabricated using TRW's 3" production process was demonstrated to have excellent reliability. A three-temperature lifetest in an air ambient resulted in an activation energy (Ea) of 1.6 eV, with a projected median-time-tofailure (MTF) of 7x10<sup>9</sup> hours at a junction temperature of 125°C. This is the first reliability report of 0.15  $\mu$ m HEMT MMIC amplifiers under DC stress at high junction temperature. This result demonstrates a robust HEMT technology immune to the high electric field stress effects in air ambient crucial for nonhermetic commercial Ka-band applications.

### REFERENCES

- [1]. R. Lai, M. Nishimoto, Y.Hwang, M. Biedenbender, B. Kasody, C. Geiger, Y.C. Chen and G. Zell, "A High Efficiency 0.15 μm 2-mil Thick InGaAs/AlGaAs/GaAs V-and Power HET MMIC," *18th Annual IEEE GaAs IC Symposium Digest*, pp. 225-227, 1996.
- [2]. M. K. Siddiqui, A. K. Sharma, L.G. Callejo, C.H. Chen, K. Tan, and H.C. Yen, "A High Power and High Efficiency Power Amplifier for Local Multipoint Distribution Service," *1996 IEEE MTT-S Symposium*, pp.701-704.
- [3]. M. K. Siddiqui, A. K. Sharma, L.G. Callejo, and Richard Lai, "A High-Power and High-Efficiency Monolithic Power Amplifier at 28 GHz for LMDS Applications," *Trans. on Microwave Theory and Techniques, Vol.46, pp.22261-2232, 1998.*
- [4]. D. L. Ingram, D.I. Stones, T.W. Huang, M. Nishimoto, H. Wang, M. Siddiqui, D. Tamura, J. Elliott, R. Lai, M. Biedenbender, H.C. Yen, and B. Allen, "A 6 Watt Kaband MMIC Power Module using MMIC Power Amplifier," 1997 IEEE Int. Microwave Symposium, pp.1183-1186.
- [5]. M. V. Aust, B. Allen, G.S. Dow, R. Kasody, G. Luong, M. Biedenbender, and K. Tan, "A Ka-band HEMT MMIC 1W Power Amplifier," *1993 IEEE MTT-S Symposium*, pp.1343-1346.
- [6]. Y.C. Chou, G.P. Li, Y.C. Chen, R. Lai, and D.C. Streit, "Reliability and Alleviation of Premature On-State Avalanche Breakdown in Deep Submicron Power PHEMT's," *Proceeding of 35th IEEE International Reliability Physics Symposium*, Denver, CO, pp.261-267, 1997.
- [7]. Z. Y. Wang, J.Y. Qian, L.J. Cheng, G.P. Li, Y.C. Chou, R. Lai, and D.C. Streit, "Deep Submicron PHEMTs Characterization with Spectrally Resolved Carrier Recombination Imaging," *Proceedings of 1998 IEEE International Electron Device Meeting, San Francisco.*
- [8]. C. Tedesco, C. Canali, F. Magistrali, A. Paccagnella, and E. Zanoni, "Hot-electron induced degradation in AlGaAs/GaAs HEMT's," *Microelectronic Engineering*, Vol.19, pp.405-408, 1992.
- [9]. Y.A. Tkachenko, C.J. Wei, J.C.M. Hwang, T.D.Harris, R.D. Grober, D.M. Hwang. L. Aucoin, and S. Shanfield, "Hot-Electron-Induced Degradation of Pseudomorphic High-Electron Mobility Transistors," *Proceeding of IEEE Microwave and Millimeter-Wave Monolithic Circuits Symposium, 1995.*